PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 1:10,
PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:20,
유형: Clock Generator, Fanout Distribution, Zero Delay Buffer, PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: eHSTL, HSTL, LVCMOS, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:20,
PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: EHSTL, HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 1:10,
유형: Clock Generator, Fanout Distribution, Zero Delay Buffer, PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: eHSTL, HSTL, LVCMOS, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:8,
유형: Clock Generator, Fanout Distribution, Zero Delay Buffer, PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: eHSTL, HSTL, LVCMOS, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:12,
PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: EHSTL, HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:20,
유형: Clock Generator, Fanout Distribution, Zero Delay Buffer, PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: eHSTL, HSTL, LVCMOS, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:16,
유형: Clock Generator, Fanout Distribution, Zero Delay Buffer, PLL: Yes with Bypass, 입력: HSTL, LVCMOS, LVDS, LVPECL, LVTTL, SSTL, 산출: eHSTL, HSTL, LVCMOS, LVTTL, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:4,
PLL: Yes with Bypass, 입력: HCSL, HSTL, LVDS, LVPECL, MLVDS, SSTL, 산출: HCSL, HSTL, LVDS, LVPECL, MLVDS, SSTL, 회로 수: 1, 비율-입력 : 출력: 2:10,